£99.99

Springer Digital System Test and Testable Design: Using HDL Models and Architectures

Price data last checked 55 day(s) ago - refreshing...

View at Amazon

Price History & Forecast

Last 36 days • 36 data points (No recent data available)

Historical
Generating forecast...
£99.99 £94.99 £96.99 £98.99 £100.99 £102.99 £104.99 25 January 2026 02 February 2026 11 February 2026 20 February 2026 01 March 2026

Price Distribution

Price distribution over 36 days • 1 price levels

Days at Price
36 days 0 9 18 27 36 £100 Days at Price

Price Analysis

Most common price: £100 (36 days, 100.0%)

Price range: £100 - £100

Price levels: 1 different prices over 36 days

Description

Product Description This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies. From the Back Cover Digital System Test and Testable Design: Using HDL Models and Architectures by: Zainalabedin Navabi This book is about digital system test and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware / software environment facilitates description of complex test programs and test strategies. •Combines design and test •Describes test methods in Verilog and PLI, which makes the methods more understandable and the gates possible to simulate •Simulation of gate models allows fault simulation and test generation, while Verilog testbenches inject faults, evaluate fault coverage and apply new test patterns •Describes DFT, compression, decompression, and BIST techniques in Verilog, which makes the hardware of the architectures easier to understand and allows simulation and evaluation of the testability methods •Virtual testers (Verilog testbenches) play the role of ATEs for driving scan tests and examining the circuit under test •Verilog descriptions of scan designs and BIST architectures are available that can be used in actual designs •PLI test utilities developed in-text are available for download •Introductory Video for Verilog basics, software developed in-text, and PLI basics available for download •Powerpoint slides available for each chapter About the Author About the Author Dr. Zainalabedin Navabi is a professor of electrical and computer engineering at Worcester Polytechnic Institute. Dr. Navabi is the author of several textbooks and computer based trainings on VHDL, Verilog and related tools and environments. Dr. Navabi’s involvement with hardware description languages begins in 1976, when he started the development of a register-transfer level simulator for one of the very first HDLs. In 1981 he completed the development of a synth

Product Specifications

Barcode

No barcode data available

Similar Products You Might Like

Advanced VLSI Design and Testability Issues
95% match

Advanced VLSI Design and Testability Issues

CRC Press

£93.66 07 Feb 2026
Wiley Digital Logic Testing and Simulation - Engineering Book
95% match

Wiley Digital Logic Testing and Simulation - Engineering Book

Wiley

£97.75 13 Apr 2026
Digital VLSI Design with Verilog: A Textbook from Silicon Valley Polytechnic Institute
95% match

Digital VLSI Design with Verilog: A Textbook from Silicon Valley Polytechnic Institute

Springer

£86.34 08 Apr 2026
Writing Testbenches: Functional Verification of HDL Models
94% match

Writing Testbenches: Functional Verification of HDL Models

Springer

£75.73 08 Jan 2026
The Verilog Hardware Description Language
94% match

The Verilog Hardware Description Language

Springer

£71.99 08 Jan 2026
Advanced Digital System Design: A Practical Guide to Verilog Based FPGA and ASIC Implementation
94% match

Advanced Digital System Design: A Practical Guide to Verilog Based FPGA and ASIC Implementation

£61.49 13 Jan 2026
Advanced Digital System Design: A Practical Guide to Verilog Based FPGA and ASIC Implementation
94% match

Advanced Digital System Design: A Practical Guide to Verilog Based FPGA and ASIC Implementation

£58.00 13 Jan 2026
Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog
94% match

Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog

Springer

£163.34 13 Jan 2026
Design Through Verilog HDL
94% match

Design Through Verilog HDL

Wiley-IEEE Press

£103.58 11 Jan 2026
Digital VLSI Design and Simulation with Verilog
94% match

Digital VLSI Design and Simulation with Verilog

Wiley

£88.19 09 Mar 2026
Testing of Interposer-Based 2.5D Integrated Circuits
94% match

Testing of Interposer-Based 2.5D Integrated Circuits

Springer

£80.09 27 Feb 2026
Design Automation for Differential MOS Current-Mode Logic Circuits
94% match

Design Automation for Differential MOS Current-Mode Logic Circuits

Springer

£99.42 09 Jan 2026
PLD Based Design with VHDL: RTL Design, Synthesis and Implementation
94% match

PLD Based Design with VHDL: RTL Design, Synthesis and Implementation

Springer

£87.93 13 Apr 2026
Digital Design and Modeling with VHDL and Synthesis: 20 (Systems)
94% match

Digital Design and Modeling with VHDL and Synthesis: 20 (Systems)

Wiley

£98.48 26 Feb 2026
Digital Logic Design Using Verilog: Coding and RTL Synthesis
94% match

Digital Logic Design Using Verilog: Coding and RTL Synthesis

£93.13 24 Jan 2026
Adaptive Digital Circuits for Power-Performance Range beyond Wide Voltage Scaling: From the Clock Path to the Data Path
94% match

Adaptive Digital Circuits for Power-Performance Range beyond Wide Voltage Scaling: From the Clock Path to the Data Path

Springer

£61.10 14 Feb 2026
System-level Test and Validation of Hardware/Software Systems: 17 (Springer Series in Advanced Microelectronics, 17)
94% match

System-level Test and Validation of Hardware/Software Systems: 17 (Springer Series in Advanced Microelectronics, 17)

Springer

£60.74 08 Mar 2026
Digital Integrated Circuits: Design-for-Test Using Simulink and Stateflow
94% match

Digital Integrated Circuits: Design-for-Test Using Simulink and Stateflow

CRC Press

£20.27 07 Jan 2026
RTL Hardware Design Using VHDL: Coding for Efficiency, Portability, and Scalability (IEEE Press)
94% match

RTL Hardware Design Using VHDL: Coding for Efficiency, Portability, and Scalability (IEEE Press)

Wiley

£116.88 25 Jan 2026
Basic VLSI Design Technology: Technical Questions and Solutions (River Publishers Series in Circuits and Systems)
94% match

Basic VLSI Design Technology: Technical Questions and Solutions (River Publishers Series in Circuits and Systems)

Taylor & Francis

£87.15 01 Mar 2026
Introduction to Digital Systems: Modeling, Synthesis, and Simulation Using VHDL
94% match

Introduction to Digital Systems: Modeling, Synthesis, and Simulation Using VHDL

Wiley

£81.30 11 Jan 2026
VLSI Design and Test for Systems Dependability
94% match

VLSI Design and Test for Systems Dependability

Springer

£102.81 09 Mar 2026
VLSI Design and Test for Systems Dependability
94% match

VLSI Design and Test for Systems Dependability

Springer

£163.34 27 Jan 2026
Digital VLSI Design with Verilog: A Textbook from Silicon Valley Polytechnic Institute
94% match

Digital VLSI Design with Verilog: A Textbook from Silicon Valley Polytechnic Institute

Springer

£118.03 11 Jan 2026